SciELO - Scientific Electronic Library Online

 
vol.17 número1Block freeze concentration intensification by means of vacuum and microwave pulsesMitigation of defects in products manufactured índice de autoresíndice de assuntospesquisa de artigos
Home Pagelista alfabética de periódicos  

Serviços Personalizados

Journal

Artigo

Indicadores

Links relacionados

  • Em processo de indexaçãoCitado por Google
  • Não possue artigos similaresSimilares em SciELO
  • Em processo de indexaçãoSimilares em Google

Compartilhar


Ingeniería y competitividad

versão impressa ISSN 0123-3033

Resumo

AMAYA, Andrés F.; GOMEZ, Héctor I.  e  ESPINOSA, Guillermo. An area efficient high speed, fully on-chip low dropout -LDO- voltage regulator. Ing. compet. [online]. 2015, vol.17, n.1, pp.153-160. ISSN 0123-3033.

This paper presents the design of a low-dropout voltage regulator which has a low area and power consumption, as well as an improved transient response. The area reduction is achieved by biasing the power transistor in the triode region. In addition, a dynamic bias network is used in order to reduce its settling time to 300ns for any change in the load current from 100µA to 100mA. The regulator is designed in a Silterra 0.18µm standard CMOS technology and brings a regulated output voltage of 1.8V. All the circuit is biased with 2.3µA only at loads smaller than 1mA, and can recover within 0.3µs for maximum load and input voltage changes. Moreover, the regulator does not need any external capacitor to guarantee its stability

Palavras-chave : Adaptive bias; dynamic bias; linear regulator; output capacitor less; transient response.

        · resumo em Espanhol     · texto em Inglês     · Inglês ( pdf )