SciELO - Scientific Electronic Library Online

 
vol.11 issue2Deep brain stimulation modeling for several anatomical and electrical considerationsAdaptive filtering implemented over TMS320c6713 DSP platform for system identification author indexsubject indexarticles search
Home Pagealphabetic serial listing  

Services on Demand

Journal

Article

Indicators

Related links

  • On index processCited by Google
  • Have no similar articlesSimilars in SciELO
  • On index processSimilars in Google

Share


Iteckne

Print version ISSN 1692-1798

Abstract

NIETO-RAMIREZ, Nathaly  and  NIETO-LONDONO, Rubén Darío. Threefish-256 algorithm implementation on reconfigurable hardware. Iteckne [online]. 2014, vol.11, n.2, pp.149-156. ISSN 1692-1798.

This article presents both the description and results of the Threefish cryptographic algorithm hardware implementation for encryption process. The implementation of the algorithm was performed by using the iterative round architecture on the FPGA (Field Programmable Gate Array) Virtex-5 present in the development system XUPV5-LX110T. Place and route results show that the design Threefish-256 iterative round has a throughput of 551Mbps.

Keywords : Cryptographic; FPGA; synchronous design; Threefish; VHDL.

        · abstract in Spanish     · text in Spanish     · Spanish ( pdf )